

### Features and Benefits

- 1 mm case thickness provides greater coupling for current sensing applications
- Customer programmable offset and sensitivity
- Factory programmed 0%/°C sensitivity temperature coefficient
- Programmability at end-of-line
- Selectable unipolar or bipolar quiescent voltage levels
- Selectable sensitivity ranges between 0.7 and 1.4 mV/G (A1360), 1.4 to 4.5 mV/G (A1361) and 4.5 to 16 mV/G (A1362)
- Device bandwidth selectable under 50 kHz, via capacitor on FILTER pin
- Ratiometric sensitivity, quiescent voltage output, and clamps for interfacing with application DAC
- · Temperature-stable quiescent voltage output and sensitivity
- · Precise recoverability after temperature cycling
- · Output voltage clamps provide short circuit diagnostic capabilities
- Wide ambient temperature range: 40°C to 150°C
- Resistant to mechanical stress

## Package: 4 pin SIP (suffix KT)



### Description

New applications for linear output Hall effect sensing, such as current measurement, require both high accuracy and increased sensor bandwidth. The Allegro<sup>®</sup> A1360, A1361, and A1362 programmable linear Hall effect sensor ICs are designed specifically to achieve both goals. Available in a through-hole SIP (single in-line package), the A136x Hall effect sensor ICs are sensitive and temperature-stable. The accuracy of these devices is enhanced via programmability on the device VOUT pin. A capacitor to ground on the FILTER pin on the A136x can be used to tune the device bandwidth in a range less than 50 kHz.

These ratiometric Hall effect sensor ICs provide a voltage output that is proportional to the applied magnetic field. The quiescent output voltage is user-adjustable around either 50% (bidirectional configuration) or 10% (unidirectional configuration) of the supply voltage,  $V_{CC}$ . The device sensitivity is adjustable within three guaranteed ranges: 0.7 to 1.4 mV/G (A1360), 1.4 to 4.5 mV/G (A1361), and 4.5 to 16 mV/G (A1362).

Each BiCMOS monolithic circuit integrates a Hall element, temperature-compensation circuitry to reduce the intrinsic sensitivity drift of the Hall element, a small-signal high-gain amplifier, a clamped low-impedance output stage, and a proprietary dynamic offset cancellation technique.

Continued on the next page...



## **Functional Block Diagram**

### **Description (continued)**

The features of these linear Hall effect sensor ICs make them ideal for meeting high accuracy requirements in automotive and industrial applications. Device specifications are guaranteed over an extended ambient temperature range: -40 °C to 150 °C. The A136x sensor

ICs are provided in an extremely thin case (1 mm thick), 4-pin SIP (single in-line package, suffix KT) that is lead (Pb) free, with 100% matte tin leadframe plating.

### Selection Guide<sup>1</sup>

| Part Number  | Packing <sup>2</sup>        | Sensitivity Range<br>(mV/G) |
|--------------|-----------------------------|-----------------------------|
| A1360LKTTN-T | 4000 pieces per 13-in. reel | 0.7 to 1.4                  |
| A1361LKTTN-T | 4000 pieces per 13-in. reel | 1.4 to 4.5                  |
| A1362LKTTN-T | 4000 pieces per 13-in. reel | 4.5 to 16                   |

<sup>1</sup>All variants are programmable for unidirectional or bidirectional use. <sup>2</sup>Contact Allegro for additional packing options.

### **Absolute Maximum Ratings**

| Characteristic                | Symbol                   | Notes       | Rating     | Units |
|-------------------------------|--------------------------|-------------|------------|-------|
| Forward Supply Voltage        | V <sub>CC</sub>          |             | 8          | V     |
| Reverse Supply Voltage        | V <sub>RCC</sub>         |             | -0.1       | V     |
| Forward Output Voltage        | V <sub>OUT</sub>         |             | 28         | V     |
| Reverse Output Voltage        | V <sub>ROUT</sub>        |             | -0.1       | V     |
| Forward Filter Voltage        | V <sub>FILTER</sub>      |             | 8          | V     |
| Reverse Filter Voltage        | V <sub>RFILTER</sub>     |             | -0.1       | V     |
| Output Source Current         | I <sub>OUT(SOURCE)</sub> | VOUT to GND | 3          | mA    |
| Output Sink Current           | I <sub>OUT(SINK)</sub>   | VCC to VOUT | 10         | mA    |
| Ambient Operating Temperature | T <sub>A</sub>           | Range L     | -40 to 150 | °C    |
| Storage Temperature           | T <sub>stg</sub>         |             | -65 to 165 | °C    |
| Junction Temperature          | T <sub>J</sub> (max)     |             | 165        | °C    |

#### **Pin-out Diagram**



### **Terminal List Table**

| Number | Name   | Description                                                   |  |  |  |  |  |  |
|--------|--------|---------------------------------------------------------------|--|--|--|--|--|--|
| 1      | VCC    | Input power supply; use bypass capacitor to connect to ground |  |  |  |  |  |  |
| 2      | VOUT   | Output signal; also used for programming                      |  |  |  |  |  |  |
| 3      | FILTER | Terminal for external filter capacitor for bandwidth setting  |  |  |  |  |  |  |
| 4      | GND    | Ground                                                        |  |  |  |  |  |  |



### OPERATING CHARACTERISTICS valid over full operating temperature range, T<sub>A</sub>; C<sub>BYPASS</sub> = 0.1 µF, V<sub>CC</sub> = 5 V, unless otherwise specified

| Characteristic                      | Symbol                   | Test Conditions                                                                                                                                                  | Min. | Тур. | Max. | Units |
|-------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Electrical Characteristics          |                          |                                                                                                                                                                  |      | •    |      |       |
| Supply Voltage                      | V <sub>CC</sub>          |                                                                                                                                                                  | 4.5  | 5.0  | 5.5  | V     |
| Supply Current                      | I <sub>CC</sub>          | No load on VOUT                                                                                                                                                  | -    | 9.2  | 12   | mA    |
| Power-On Time <sup>1</sup>          | t <sub>PO</sub>          | $T_A = 25^{\circ}C, C_L \text{ (of test probe)} = 10 \text{ pF, } C_{BYPASS} = \text{open; Sens} = 4.5 \text{ mV/G}$                                             | _    | 30   | _    | μs    |
| Supply Zener Clamp Voltage          | Vz                       | $T_A = 25^{\circ}C, I_{CC} = 13 \text{ mA}$                                                                                                                      | 6    | 7.6  | _    | V     |
| Internal Bandwidth                  | BWi                      | Small signal –3 dB, 100 $G_{(P-P)}$ magnetic input signal, $C_{FLTER}$ = open, $C_L$ = 10 nF                                                                     | 50   | _    | _    | kHz   |
| Filtered Bandwidth                  | BWf                      | Small signal –3 dB, 100 $G_{(P-P)}$ magnetic input signal, $C_{FILTER}$ = 1 nF, $C_L$ = 10 nF                                                                    | -    | -    | 50   | kHz   |
| Chopping Frequency <sup>2</sup>     | f <sub>C</sub>           | T <sub>A</sub> = 25°C                                                                                                                                            | _    | 210  | _    | kHz   |
| Output Characteristics              |                          | · · ·                                                                                                                                                            |      |      |      |       |
| Propagation Delay Time <sup>1</sup> | t <sub>pd</sub>          | $T_A = 25^{\circ}$ C, impulse magnetic field of 400 G,<br>$C_{FILTER} = $ open, $C_L = 10$ nF                                                                    | -    | 1.6  | _    | μs    |
| Rise Time <sup>1</sup>              | t <sub>r</sub>           | $T_A = 25^{\circ}$ C, impulse magnetic field of 400 G,<br>$C_{FILTER} = $ open, $C_L = 10$ nF                                                                    | -    | 5.5  | _    | μs    |
| Response Time <sup>1</sup>          | t <sub>RESPONSE</sub>    | $T_A = 25^{\circ}C, C_L = 10 \text{ nF}$                                                                                                                         | -    | 7.0  | _    | μs    |
| Delay to Clamp <sup>1</sup>         | t <sub>CLP</sub>         | $T_A = 25^{\circ}$ C, impulse magnetic field of 400 G,<br>$C_{FILTER} = $ open, $C_L = 10$ nF                                                                    | -    | 30   | -    | μs    |
|                                     | V <sub>CLP(HIGH)</sub>   | $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$                                                                                                         | 4.65 | 4.73 | 4.80 | V     |
|                                     |                          |                                                                                                                                                                  | 4.65 | 4.73 | 4.80 | V     |
| Output Voltage Clamp <sup>3</sup>   |                          |                                                                                                                                                                  | 4.65 | 4.78 | 4.91 | V     |
|                                     | V <sub>CLP(LOW)</sub>    | A1360 T 05%0 D 000 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                               | 0.25 | 0.32 | 0.4  | V     |
|                                     |                          | $\begin{array}{c} T_{A} = 25^{\circ}\text{C}, \text{ B} = 600 \text{ G}, \text{ Sens} = 5.0 \text{ mV/G}, \\ \hline \text{A1361} \\ \text{A1362} \\ \end{array}$ | 0.25 | 0.32 | 0.4  | V     |
|                                     |                          |                                                                                                                                                                  | 0.25 | 0.32 | 0.4  | V     |
|                                     |                          | $T_A = 25^{\circ}C$ , $C_L = 10$ nF, Sens = 1.5 mV/G,<br>$C_{FILTER} = 1$ nF (BW <sub>f</sub> = 50 kHz)                                                          | -    | 8    | -    | mV    |
| Noise (peak-to-peak) <sup>4</sup>   | V <sub>N(p-p)</sub>      | $T_{A} = 25^{\circ}C, C_{L} = 10 \text{ nF}, \text{ Sens} = 6.6 \text{ mV/G},$ $C_{FILTER} = 47 \text{ nF} (BW_{f} = 2 \text{ kHz})$                             | -    | 8.5  | _    | mV    |
|                                     |                          | $T_A = 25^{\circ}C, C_L = 10 \text{ nF}, \text{ Sens} = 6.6 \text{ mV/G},$<br>$C_{FILTER} = 1 \text{ nF} (BW_f = 50 \text{ kHz})$                                | -    | 38   | _    | mV    |
| DC Output Resistance                | R <sub>OUT</sub>         |                                                                                                                                                                  | -    | <1   | _    | Ω     |
| Output Load Resistance              | R <sub>L(PULLUP)</sub>   | VOUT to VCC                                                                                                                                                      | 4.7  | -    | _    | kΩ    |
| Output Load Resistance              | R <sub>L (PULLDWN)</sub> | VOUT to GND                                                                                                                                                      | 4.7  | -    | _    | kΩ    |
| Output Load Capacitance             | CL                       | VOUT to GND                                                                                                                                                      | -    | -    | 10   | nF    |
| Phase Shift <sup>5</sup>            | ΔΦ                       | $C_L$ = 10 nF, $C_{FLITER}$ = 1 nF (BW = 50 kHz),<br>magnetic input signal frequency = 1 kHz with<br>1 $V_{(p-p)}$ output signal                                 | _    | 2.5  | _    | deg.  |
| Output Slew Rate <sup>6</sup>       | SR                       | Sens = 4.5 mV/G, $C_L$ = 10 nF                                                                                                                                   | -    | 210  | -    | V/ms  |

Continued on the next page...



OPERATING CHARACTERISTICS (continued) valid over full operating temperature range, T<sub>A</sub>; C<sub>BYPASS</sub> = 0.1 µF, V<sub>CC</sub> = 5 V, unless otherwise specified

| Characteristic                                                   | Symbol                     | Test Conditions                | Min.   | Тур.                              | Max.  | Units |
|------------------------------------------------------------------|----------------------------|--------------------------------|--------|-----------------------------------|-------|-------|
| Pre-Programming Target <sup>7</sup>                              | •                          |                                |        |                                   |       |       |
| Pre-Programming Quiescent<br>Voltage Output                      | V <sub>OUT(Q)PRE</sub>     | B = 0 G, T <sub>A</sub> = 25°C | _      | 2.0                               | _     | V     |
|                                                                  |                            | A1360                          | -      | 0.5                               | _     | mV/G  |
| Pre-Programming Sensitivity                                      | Sens <sub>PRE</sub>        | A1361 T <sub>A</sub> = 25°C    | -      | 1.1                               | -     | mV/G  |
|                                                                  |                            | A1362                          | -      | 2.7                               | -     | mV/G  |
| <b>Quiescent Voltage Output Progr</b>                            | ramming                    |                                |        |                                   |       |       |
| Initial Quiescent Voltage Output <sup>8</sup>                    | V <sub>OUT(Q)UNIinit</sub> | B = 0 G, T <sub>A</sub> = 25°C | -      | V <sub>CLP(LOW)</sub>             | -     | V     |
| Initial Quiescent Voltage Output                                 | V <sub>OUT(Q)Blinit</sub>  | B = 0 G, 1 <sub>A</sub> = 23 C | -      | V <sub>OUT(Q)PRE</sub>            | -     | V     |
| Coarse Quiescent Voltage Output<br>Programming Bits <sup>9</sup> |                            |                                | -      | 1                                 | -     | bit   |
| Guaranteed Quiescent Voltage                                     | V <sub>OUT(Q)UNI</sub>     | B = 0 G, T <sub>A</sub> = 25°C | 0.40   | -                                 | 1.15  | V     |
| Output Range <sup>10,11</sup>                                    | V <sub>OUT(Q)BI</sub>      | $B = 0.03, T_A = 25.03$        | 2.15   | -                                 | 2.85  | V     |
| Quiescent Voltage Output<br>Programming Bits                     |                            |                                | -      | 8                                 | -     | bit   |
| Average Quiescent Voltage<br>Output Step Size <sup>12,13</sup>   | Step <sub>VOUT(Q)</sub>    | T <sub>A</sub> = 25°C          | 3.4    | 3.85                              | 4.4   | mV    |
| Quiescent Output Voltage<br>Programming Resolution <sup>14</sup> | Err <sub>PGVOUT(Q)</sub>   | T <sub>A</sub> = 25°C          | _      | Step <sub>VOUT(Q)</sub> ×<br>±0.5 | _     | mV    |
| Sensitivity Programming                                          | I                          |                                | l      |                                   |       |       |
| Initial Sensitivity                                              | Sens <sub>init</sub>       | T <sub>A</sub> = 25°C          | -      | Sens <sub>PRE</sub>               | -     | mV/G  |
|                                                                  |                            | A1360                          | 0.7    | -                                 | 1.4   | mV/G  |
| Guaranteed Sensitivity Range <sup>15,16</sup>                    | Sens                       | A1361 T <sub>A</sub> = 25°C    | 1.4    | -                                 | 4.5   | mV/G  |
|                                                                  |                            | A1362                          | 4.5    | -                                 | 16    | mV/G  |
| Sensitivity Programming Bits                                     |                            |                                | -      | 8                                 | -     | bit   |
|                                                                  | Step <sub>SENS</sub>       | A1360                          | 4.2    | 5.3                               | 6.2   | μV/G  |
| Average Sensitivity Step Size <sup>12.13</sup>                   |                            | A1361 T <sub>A</sub> = 25°C    | 15     | 16                                | 21    | μV/G  |
|                                                                  |                            | A1362                          | 65     | 79                                | 90    | μV/G  |
| Sensitivity Programming<br>Resolution <sup>14</sup>              | Err <sub>PGSENS</sub>      | T <sub>A</sub> = 25°C          | -      | Step <sub>SENS</sub> ×<br>±0.5    | -     | μV/G  |
| Lock Bit Programming                                             | •                          |                                | ·      |                                   |       |       |
| Overall Programming Lock Bit                                     | LOCK                       |                                | -      | 1                                 | -     | bit   |
| Factory-Programmed Sensitivity                                   | y Temperature              | Coefficient                    |        |                                   |       |       |
| Sensitivity Temperature<br>Coefficient <sup>17</sup>             | TC <sub>SENS</sub>         |                                | -0.025 | 0                                 | 0.025 | %/°C  |
| Error Components                                                 |                            |                                | ·      |                                   |       |       |
|                                                                  |                            | A1360                          | -3.0   | -                                 | 3.0   | %     |
| Linearity Sensitivity Error <sup>18</sup>                        | Lin <sub>ERR</sub>         | A1361                          | -2.5   | -                                 | 2.5   | %     |
|                                                                  |                            | A1362                          | -2.0   | -                                 | 2.0   | %     |
|                                                                  |                            | A1360                          | -3.5   | -                                 | 3.5   | %     |
| Symmetry Sensitivity Error <sup>19</sup>                         | Sym <sub>ERR</sub>         | A1361                          | -3.0   | -                                 | 3.0   | %     |
|                                                                  |                            | A1362                          | -3.0   | -                                 | 3.0   | %     |
| Ratiometry Quiescent Voltage<br>Output Error <sup>20</sup>       | Rat <sub>ERRVOUT(Q)</sub>  |                                | -      | < ±1.5                            | -     | %     |
| Ratiometry Sensitivity Error <sup>20</sup>                       | Rat <sub>ERRSENS</sub>     |                                | -      | < ±1.5                            | -     | %     |
| Ratiometry Clamp Error <sup>21</sup>                             | Rat <sub>SENSCLP</sub>     | $T_A = 25^{\circ}C$            | _      | < ±1.5                            | _     | %     |

Continued on the next page...



### OPERATING CHARACTERISTICS (continued) valid over full operating temperature range, T<sub>A</sub>; C<sub>BYPASS</sub> = 0.1 µF, V<sub>CC</sub> = 5 V, unless otherwise specified

| Characteristic                                              | Symbol                |                       | Test Conditions                               | Min. | Тур. | Max. | Units |  |  |
|-------------------------------------------------------------|-----------------------|-----------------------|-----------------------------------------------|------|------|------|-------|--|--|
| Drift Characteristics                                       | Drift Characteristics |                       |                                               |      |      |      |       |  |  |
|                                                             |                       | A1360                 |                                               | -20  | -    | 20   | mV    |  |  |
|                                                             |                       | A1361                 | V <sub>OUT(Q)</sub> = 2.5 V; Sens = Sens(min) | -20  | -    | 20   | mV    |  |  |
| Quiescent Voltage Output Drift                              | ΔV <sub>OUT(Q)</sub>  | A1362                 |                                               | -60  | -    | 60   | mV    |  |  |
| Through Temperature Range <sup>1</sup>                      |                       | A1360                 | V <sub>OUT(Q)</sub> = 2.5 V; Sens = Sens(max) | - 35 | -    | 35   | mV    |  |  |
|                                                             |                       | A1361                 |                                               | -50  | _    | 50   | mV    |  |  |
|                                                             |                       | A1362                 |                                               | -160 | —    | 160  | mV    |  |  |
| Sensitivity Drift Due to Package<br>Hysteresis <sup>1</sup> | $\Delta Sens_{PKG}$   | T <sub>A</sub> = 25°0 | C, after temperature cycling                  | _    | < ±1 | -    | %     |  |  |

<sup>1</sup> See Characteristic Definitions section.

 $^{2}$  f<sub>C</sub> varies up to approximately ±20% over the full operating ambient temperature range, T<sub>A</sub>, and process.

 $^{3}$  V<sub>CLP</sub> voltages are production-tested, with the sole exception of the A1360 V<sub>CLP(HIGH)</sub>, which is guaranteed by design (the low sensitivity and corresponding high gauss levels required for testing A1360 V<sub>CLP(HIGH)</sub> make production testing impractical).

<sup>4</sup> Noise is dependent on the sensitivity of the device and the filter capacitance. An 8 mV peak-to-peak noise floor exists that is independent of device sensitivity. This noise floor attenuates proportionate to the filter capacitance (and device bandwidth).

<sup>5</sup> Unit of measure (phase degrees) in reference to the magnetic input signal.

<sup>6</sup> High-to-low transition of output voltage is a function of external load components and device sensitivity.

<sup>7</sup> Raw device characteristic values before any programming.

 $^{8}$  V<sub>OUT(Q)UNlinit</sub> typically starts below the lower clamp voltage, V<sub>CLP(LOW)</sub>. When programming the fine quiescent duty cycle for this parameter, several codes may need to be addressed before V<sub>OUT(Q)UNI</sub> can be measured above V<sub>CLP(LOW)</sub>.

 $^{9}$  Bits for selecting between  $V_{OUT(Q)UNI}$  and  $V_{OUT(Q)BI}$  programming ranges.

 $^{10}$  V<sub>OUT(Q)</sub> guaranteed by design.

 $^{11}V_{OUT(Q)}(max)$  is the value available with all programming fuses blown (maximum programming code set). The  $V_{OUT(Q)}$  range is the total range from  $V_{OUT(Q)init}$  up to and including  $V_{OUT(Q)}(max)$ . See Characteristic Definitions section. Quiescent Voltage Output may drift by an additional ±10 mV over the lifetime of this product.

<sup>12</sup> Step size is larger than required, in order to provide for manufacturing spread. See Characteristic Definitions section.

<sup>13</sup> Non-ideal behavior in the programming DAC can cause the step size at each significant bit rollover code to be greater than twice the maximum specified value of Step<sub>VOUT(Q)</sub> or Step<sub>SENS</sub>.

<sup>14</sup> Overall programming value accuracy. See Characteristic Definitions section.

<sup>15</sup> Sens guaranteed by design.

<sup>16</sup> Sens(max) is the value available with all programming fuses blown (maximum programming code set). Sens range is the total range from Sens<sub>init</sub> up to and including Sens(max). See Characteristic Definitions section. Sensitivity may drift by an additional ±2% over the lifetime of this product.

<sup>17</sup> Programmed at 150°C and calculated relative to 25°C.

<sup>18</sup> Linearity is only guaranteed for output voltage ranges of ±2 V from the quiescent output for bidirectional devices and +2 V from the quiescent output for unidirectional devices. These linearity ranges are only valid within the operating output range of the device. The operating output range is confined to the region between the output clamps. Linearity may shift by up to +/- 1 % over the lifetime of this product.

<sup>19</sup> Symmetry error is only valid for bidirectional devices. Symmetry may shift by up to ±1% over the lifetime of this product.

<sup>20</sup> Percent change from actual value at V<sub>CC</sub> = 5 V, for a given temperature, over the guaranteed supply voltage operating range.

<sup>21</sup> Percent change from actual value at  $V_{CC}$  = 5 V,  $T_A$  = 25°C, over the guaranteed supply voltage operating range.



### Thermal Characteristics may require derating at maximum conditions

| Characteristic             | Symbol                | Test Conditions*                               | Value | Units |
|----------------------------|-----------------------|------------------------------------------------|-------|-------|
| Package Thermal Resistance | $R_{	extsf{	heta}JA}$ | 1-layer PCB with copper limited to solder pads | 174   | °C/W  |

\*Additional thermal information available on Allegro website.



### Power Dissipation versus Ambient Temperature



## Characteristic Data



### **Bandwidth Range**







Noise versus Filter Capacitance







Allegro MicroSystems, Inc. 115 Northeast Cutoff Worcester, Massachusetts 01615-0036 U.S.A. 1.508.853.5000; www.allegromicro.com

## **Characteristic Definitions**

**Power-On Time** When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to an input magnetic field. Power-On Time,  $t_{PO}$ , is defined as: the time it takes for the output voltage to settle within ±10% of its steady state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage,  $V_{CC}(min)$ , as shown in the following chart.

**Rise Time (t<sub>r</sub>)** The time interval between a) when the device reaches 10% of its full scale value, and b) when it reaches 90% of its full scale value. The rise time to a step response is used to derive the bandwidth of the linear device, in which  $f(-3 \text{ dB}) = 0.35/t_r$ . Both  $t_r$  and  $t_{\text{RESPONSE}}$  are detrimentally affected by eddy current losses observed in the conductive IC ground plane.



**Propagation Delay Time**  $(t_{pd})$  The time required for the device output to reflect a change in the applied magnetic field. Propagation delay can be considered as a fixed time offset and may be compensated.



**Response Time (t\_{RESPONSE})** The time interval between a) when the applied magnetic field reaches 90% of its final value, and b) when the device reaches 90% of its output corresponding to the applied magnetic field.







**Delay to Clamp** A large magnetic input step may cause the clamp to overshoot its steady state value. The Delay to Clamp,  $t_{CLP}$ , is defined as: the time it takes for the output voltage to settle within  $\pm 1\%$  of its steady state value, after initially passing through its steady state voltage, as shown in the following chart.



**Quiescent Voltage Output** In the quiescent state (no significant magnetic field: B = 0 G), the output,  $V_{OUT(Q)}$ , has a constant ratio to the supply voltage,  $V_{CC}$ , throughout the entire operating ranges of  $V_{CC}$  and ambient temperature,  $T_A$ .

**Guaranteed Quiescent Voltage Output Range** The quiescent voltage output,  $V_{OUT(Q)}$ , can be programmed around its nominal value of 2.5 V, within the guaranteed quiescent voltage range limits:  $V_{OUT(Q)}(min)$  and  $V_{OUT(Q)}(max)$ . The available guaranteed programming range for  $V_{OUT(Q)}$  falls within the distributions of the initial,  $V_{OUT(Q)nii}$ , and the maximum programming code for setting  $V_{OUT(Q)}$ , as shown in the following diagram.



**Average Quiescent Voltage Output Step Size** The average quiescent voltage output step size for a single device is determined using the following calculation:

$$Step_{\text{VOUT}(Q)} = \frac{V_{\text{OUT}(Q)\text{maxcode}} - V_{\text{OUT}(Q)\text{init}}}{2^{n} - 1} \cdot$$
(1)

where:

n is the number of available programming bits in the trim range,  $2^{n}-1$  is the value of the maximum programming code in the range, and

 $V_{OUT(O)maxcode}$  is the quiescent voltage output at code  $2^{n}-1$ .

**Quiescent Voltage Output Programming Resolution** The programming resolution for any device is half of its programming step size. Therefore, the typical programming resolution will be:

$$Err_{PGVOUT(Q)}(typ) = 0.5 \times Step_{VOUT(Q)}(typ)$$
 (2)

Quiescent Voltage Output Drift Through Temperature Range Due to internal component tolerances and thermal considerations, the quiescent voltage output,  $V_{OUT(Q)}$ , may drift from its nominal value over the operating ambient temperature,  $T_A$ . For purposes of specification, the Quiescent Voltage Output Drift Through Temperature Range,  $\Delta V_{OUT(Q)}$  (mV), is defined as:

$$\Delta V_{\text{OUT}(Q)} = V_{\text{OUT}(Q)(\text{TA})} - V_{\text{OUT}(Q)(25^{\circ}\text{C})} \quad . \tag{3}$$

 $V_{OUT(Q)},$  should be calculated using the actual measured values of  $V_{OUT(Q)(TA)}$  and  $V_{OUT(Q)(25^\circ C)},$  rather than programming target values.

**Sensitivity** The presence of a south polarity magnetic field, perpendicular to the branded surface of the package face, increases the output voltage from its quiescent value toward the supply voltage rail. The amount of the output voltage increase is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north polarity field decreases the output voltage from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens (mV/G), of the device, and it is defined for bipolar devices as:

$$Sens = \frac{V_{OUT(BPOS)} - V_{OUT(BNEG)}}{BPOS - BNEG} , \qquad (4)$$

and for unipolar devices as:

$$Sens = \frac{V_{\text{OUT(BPOS)}} - V_{\text{OUT(Q)}}}{BPOS} \quad , \tag{5}$$

where BPOS and BNEG are two magnetic fields with opposite polarities.



**Guaranteed Sensitivity Range** The magnetic sensitivity, Sens, can be programmed around its nominal value, 0.7 to 16 mV/G depending on device type, within the sensitivity range limits: Sens(min) and Sens(max). Refer to the Guaranteed Quiescent Voltage Output Range section for a conceptual explanation of how value distributions and ranges are related.

**Average Sensitivity Step Size** Refer to the Average Quiescent Voltage Output Step Size section for a conceptual explanation.

**Sensitivity Programming Resolution** Refer to the Quiescent Voltage Output Programming Resolution section for a conceptual explanation.

**Sensitivity Temperature Coefficient** Device sensitivity changes as temperature changes, with respect to its programmed sensitivity temperature coefficient,  $TC_{SENS}$ .  $TC_{SENS}$  is programmed at 150°C, and calculated relative to the nominal sensitivity programming temperature of 25°C.  $TC_{SENS}$  (%/°C) is defined as:

$$TC_{\text{Sens}} = \left(\frac{Sens_{\text{T2}} - Sens_{\text{T1}}}{Sens_{\text{T1}}} \times 100\%\right) \left(\frac{1}{T2 - TI}\right) \quad , \tag{6}$$

where T1 is the nominal Sens programming temperature of 25°C, and T2 is the TC<sub>SENS</sub> programming temperature of 150°C. The ideal value of Sens over the full ambient temperature range,  $Sens_{EXPECTED(TA)}$ , is defined as:

$$Sens_{\text{EXPECTED(TA)}} = Sens_{\text{T1}} \left[1 + TC_{\text{SENS}} \left(T_A - TI\right) / 100\%\right] (7)$$

 $Sens_{EXPECTED(TA)}$  should be calculated using the actual measured values of  $Sens_{T1}$  and  $TC_{SENS}$  rather than programming target values.

Sensitivity Drift Due to Package Hysteresis Package stress and relaxation can cause the device sensitivity at  $T_A = 25$  °C to change during and after temperature cycling.

For purposes of specification, the sensitivity drift due to package hysteresis,  $\Delta Sens_{PKG}$ , is defined as:

$$\Delta Sens_{\rm PKG} = \frac{Sens_{(25^{\circ}C)2} - Sens_{(25^{\circ}C)1}}{Sens_{(25^{\circ}C)1}} \times 100\% \quad , \qquad (8)$$

where Sens<sub>(25°C)1</sub> is the programmed value of sensitivity at  $T_A = 25^{\circ}$ C, and Sens<sub>(25°C)2</sub> is the value of sensitivity at  $T_A = 25^{\circ}$ C, after temperature cycling  $T_A$  up to 150°C, down to  $-40^{\circ}$ C, and back to up 25°C.

**Linearity Sensitivity Error** The 136x family is designed to provide a linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2.

Linearity Error is calculated separately for the positive (Lin<sub>ERRPOS</sub>) and negative (Lin<sub>ERRNEG</sub>) applied magnetic fields. Linearity error (%) is measured and defined as:

$$Lin_{\text{ERRPOS}} = \left(1 - \frac{Sens_{\text{BPOS}2}}{Sens_{\text{BPOS}1}}\right) \times 100\% , \qquad (9)$$
$$Lin_{\text{ERRNEG}} = \left(1 - \frac{Sens_{\text{BNEG}2}}{Sens_{\text{BNEG}1}}\right) \times 100\% , \qquad (9)$$

where:

$$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{B_x} \quad , \tag{10}$$

and  $B_{POSx}$  and  $B_{NEGx}$  are positive and negative magnetic fields, with respect to the quiescent voltage output such that  $|B_{POS2}| = 2 \times |B_{POS1}|$  and  $|B_{NEG2}| = 2 \times |B_{NEG1}|$ . Then:

$$Lin_{ERR} = max(Lin_{ERRPOS}, Lin_{ERRNEG})$$
 . (11)

Note that unipolar devices only have positive linearity error, Lin<sub>ERRPOS</sub>.



**Symmetry Sensitivity Error** The magnetic sensitivity of an A136x device is constant for any two applied magnetic fields of equal magnitude and opposite polarities.

Symmetry error,  $Sym_{ERR}$  (%), is measured and defined as:

$$Sym_{\text{ERR}} = \left(1 - \frac{Sens_{\text{BPOS}}}{Sens_{\text{BNEG}}}\right) \times 100\%$$
, (12)

where  $\text{Sens}_{Bx}$  is as defined in equation 4, and  $\text{B}_{\text{POS}}$  and  $\text{B}_{\text{NEG}}$  are positive and negative magnetic fields such that  $|\text{B}_{\text{POS}}| = |\text{B}_{\text{NEG}}|$ . Note that the symmetry error specification is only valid for bipolar devices.

**Ratiometry Error** The A136x devices feature ratiometric output. This means that the quiescent voltage output,  $V_{OUT(Q)}$ , magnetic sensitivity, Sens, and clamp voltage,  $V_{CLP(HIGH)}$  and  $V_{CLP(LOW)}$ , are proportional to the supply voltage,  $V_{CC}$ . In other words, when the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Error is the difference between the measured change

in the supply voltage relative to 5 V, and the measured change in each characteristic.

The ratiometric error in quiescent voltage output,  $Rat_{ERRVOUT(Q)}$  (%), for a given supply voltage,  $V_{CC}$ , is defined as:

$$Rat_{\text{ERRVOUT}(Q)} = \left(1 - \frac{V_{\text{OUT}(Q)(\text{VCC})} / V_{\text{OUT}(Q)(5\text{V})}}{V_{\text{CC}} / 5 \text{ V}}\right) \times 100\% \cdot (13)$$

The ratiometric error in magnetic sensitivity,  $Rat_{ERRSENS}$  (%), for a given supply voltage,  $V_{CC}$ , is defined as:

$$Rat_{\text{ERRSENS}} = \left(1 - \frac{Sens_{(\text{VCC})} / Sens_{(5\text{V})}}{V_{\text{CC}} / 5 \text{ V}}\right) \times 100\% \quad . \quad (14)$$

The ratiometric error in the clamp voltages,  $Rat_{ERRCLP}$  (%), for a given supply voltage,  $V_{CC}$ , is defined as:

$$Rat_{\text{ERRCLP}} = \left(1 - \frac{V_{\text{CLP(VCC)}} / V_{\text{CLP(5V)}}}{V_{\text{CC}} / 5 \text{ V}}\right) \times 100\% \quad , \qquad (15)$$

where  $V_{CLP}$  is either  $V_{CLP(HIGH)}$  or  $V_{CLP(LOW)}$ .



12

Typical Application Drawing



### **Chopper Stabilization Technique**

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall device. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges.

Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulationdemodulation process.

The undesired offset signal is separated from the magnetic fieldinduced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at base band, while the dc offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated dc offset is suppressed. The chopper stabilization technique uses a 210 kHz high frequency clock.

For demodulation process, a sample and hold technique is used, where the sampling is performed at twice the chopper frequency (420 kHz). This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signalprocessing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits.



Concept of Chopper Stabilization Technique



## **Programming Guidelines**

### Overview

Programming is accomplished by sending a series of input voltage pulses serially through the VOUT pin of the device. A unique combination of different voltage level pulses controls the internal programming logic of the device to select a desired programmable parameter and change its value.

There are three voltage levels that must be taken into account when programming. These levels are referred to as *high*,  $V_{P(HIGH)}$ , *mid*,  $V_{P(MID)}$ , and *low*,  $V_{P(LOW)}$ . There are two programming pulse levels. A *high* voltage pulse,  $V_{PH}$ , refers to a  $V_{P(LOW)}$  – $V_{P(HIGH)}$ – $V_{P(LOW)}$  sequence. A *mid* voltage pulse,  $V_{PM}$ , refers to a  $V_{P(LOW)}$  – $V_{P(LOW)}$ – $V_{P(LOW)}$  sequence.

The 136x features four modes used during programming: Hold mode, Try mode, Blow mode, and Lock mode:

- In Hold mode, the value of two programmable parameters may be set and measured simultaneously. The parameter values are stored temporarily, and reset after cycling the supply voltage.
- In Try mode, the value of a single programmable parameter may be set and measured. The parameter value is stored temporarily, and resets after cycling the supply voltage. (Note that other parameters cannot be accessed simultaneously in this mode.)
- In Blow mode, the value of a single programmable parameter may be set permanently by blowing solid-state fuses internal to the device. Additional parameters may be blown sequentially.
- In Lock mode, a device-level fuse is blown, blocking the further programming of all parameters.

The programming sequence is designed to help prevent the device from being programmed accidentally; for example, as a result of noise on the supply line. Any programmable variable power supply can be used to generate the pulse waveforms, although Allegro highly recommends using the Allegro Sensor IC Evaluation Kit, available on the Allegro Web site On-line Store. The manual for that kit is available for download free of charge, and provides additional information on programming these devices.

### **Definition of Terms**

*Register* One of several sections of the programming logic that control the bit fields storing the code choices for setting programming modes and programmable parameters.

*Bit Field* The set of internal fuses controlled by a single register. Each fuse in a bit field represents a binary digit in the code setting for that register. The internal logic of the device interprets that code and applies the result to a programmable parameter of the device. Individual fuses can be temporarily activated for testing of the result, or permanently blown.

*Key* A series of one or more consecutive mid voltage pulses that indicate by their quantity the register being addressed. The quantity of mid voltage pulses corresponds to the decimal equivalent of the binary value of the register being addressed. For example, the LSB of a zone is bit 0 (binary 0), corresponding to register 1, and indicated by key 1 (decimal 1), a single mid voltage pulse.

*Code* A series of one or more consecutive mid voltage pulses that indicate by their quantity the combination of fuses to be activated or blown in the currently-selected register. The quantity of pulses in the code corresponds to the decimal equivalent of the binary value of the bits (links) to be activated or blown. The LSB of a bit field is bit 0, activated by code 1 (decimal 1), a single mid voltage pulse.

*Addressing* Indicating the target register or bit field setting by incrementing the key or code by means of pulse trains of consecutive mid voltage pulses transmitted through the VOUT pin of the device. During the addressing process, each parameter can be measured, before either blowing the fuses to permanently set the programming code (and parameter value), or cycling the power to reset the unblown bits.



Zone The 136x programming logic is designed to accept up to two different key-code combinations sequentially without cycling the supply. The first key-code combination is interpreted as addressing a register in the first zone, and the second key-code combination is interpreted as addressing a register in the second zone. All of the parameter registers are located in either the first or second zone. The first zone must be entered and exited before the parameter registers available in the second zone may be accessed.

*Fuse Blowing* Applying a high voltage pulse of sufficient duration to permanently set an addressed bit by blowing a fuse

internal to the device. After a bit (fuse) has been blown, it cannot be reset.

*Blow Pulse* A high voltage pulse of sufficient duration to blow the addressed fuse.

*Cycling the Supply* Powering-down, and then powering-up the supply voltage. Cycling the supply is used to clear the programming settings in Try mode.

| Characteristic                  | Symbol               | Notes                                                                                                                                                                                                                                                           | Min. | Тур. | Max. | Units |
|---------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
|                                 | V <sub>P(LOW)</sub>  |                                                                                                                                                                                                                                                                 | -    | _    | 5.5  | V     |
| Programming Voltage             | V <sub>P(MID)</sub>  | Measured at the VOUT pin.                                                                                                                                                                                                                                       | 14   | 15   | 16   | V     |
|                                 | V <sub>P(HIGH)</sub> |                                                                                                                                                                                                                                                                 | 26   | 27   | 28   | V     |
| Programming Current             | I <sub>P</sub>       | Minimum supply current required to ensure proper<br>fuse blowing. In addition, a minimum capacitance,<br>$C_{BLOW} = 0.1 \ \mu$ F, must be connected between the<br>VOUT and GND pins during programming, to provide<br>the current necessary for fuse blowing. | 300  | _    | _    | mA    |
|                                 | t <sub>LOW</sub>     | Duration of $V_{P(LOW)}$ voltage level for separating $V_{P(MID)}$ and $V_{P(HIGH)}$ pulses, and delay time after the final $V_{BLOW}$ pulse.                                                                                                                   | 40   | _    | _    | μs    |
| Pulse Width                     | t <sub>ACTIVE</sub>  | Duration of $V_{P(\text{MID})}$ and $V_{P(\text{HIGH})}$ pulses for register selection or bit field addressing.                                                                                                                                                 | 40   | _    | -    | μs    |
|                                 | t <sub>BLOW</sub>    | Duration of $V_{P(HIGH)}$ pulses for fuse blowing.                                                                                                                                                                                                              | 40   | _    | _    | μs    |
| Pulse Rise Time                 | t <sub>Pr</sub>      | Rise time required for transitions from $V_{P(LOW)}$ to either $V_{P(MID)}$ or $V_{P(HIGH)}.$                                                                                                                                                                   | 5    | _    | 100  | μs    |
| Pulse Fall Time t <sub>Pf</sub> |                      | Fall time required for transitions from $V_{P(HIGH)}$ or $V_{P(MID)}$ to $V_{P(LOW)}$ .                                                                                                                                                                         | 5    | _    | 100  | μs    |

### Programming Pulse Requirements, protocol at $T_A = 25^{\circ}C$



## **Programming Procedures**

### **Parameter Selection**

Each of the four programmable parameters can be accessed through its corresponding parameter register. These registers are located in two distinct zones in the A136x devices:

Zone 1, Register 1:

- Fine sensitivity, Sens
- Zone 2, Register 1:
- Fine quiescent voltage output,  $V_{OUT(Q)}$
- Zone 2, Register 2:
- Coarse quiescent voltage output, V<sub>OUT(Q)</sub>
- Overall device locking, LOCK

To select the register in the first zone, a sequence of one  $V_{PH}$  pulse, the key for the register, and a second  $V_{PH}$  pulse (with no VCC supply interruptions) must be applied serially to the VOUT pin. The pulse train used for selection of the first register, key 1, is shown in figure 1.



Figure 1. Voltage pulse sequence required to select the first programmable register in the first zone.

After the falling edge of the second  $V_{PH}$  pulse, the bit field of the selected register may be addressed with the appropriate code (see Bit Field Addressing section, below).

The first zone must be traversed before the second zone can be accessed. After completing any bit field addressing in the first zone, to enter the second zone, apply a third  $V_{PH}$  pulse. As in the first zone, this must be followed by the key for the parameter register, then a  $V_{PH}$  pulse and the bit field code (with no VCC supply interruptions).

### **Bit Field Addressing**

After the register of a programmable parameter has been selected as described above, the code pulses must be applied serially to the VOUT pin with no VCC supply interruptions. As each additional pulse in the code is transmitted, the overall setting of the bit field increments by 1, up to the maximum possible code for that register (see the Programming Logic table). The A136x logic interprets the overall setting (the binary sum of all of the activated or blown fuses) and applies it to the value of the parameter, according to the step size for the parameter (shown in the Electrical Characteristics table).

Addressing activates the corresponding fuse locations in the given bit field by incrementing the binary value of an internal DAC. Measurements can be taken after each pulse to determine if the desired result for the programmable parameter has been reached. Cycling the supply voltage resets all the locations in the bit field that have unblown fuses to their initial states.



Figure 2. Bit field addressing pulse train. Addressing the bit field by incrementing the code causes the programmable parameter value to change. The number of bits available for a given programming code, n, varies among parameters; for example, the bit field for Sensitivity has 8 bits available, which allows 255 separate codes to be used.

### **Fuse Blowing**

After the required code is found for a given parameter, its value can be set permanently by blowing individual fuses in the appropriate register bit field. Blowing is accomplished by applying a high voltage pulse, called a blow pulse, of sufficient duration to permanently set an addressed bit by blowing a fuse internal to the device. Due to power requirements, the fuse for each bit in the bit field must be blown individually. To accomplish this, the code representing the desired parameter value must be translated to a binary number. For example, as shown in figure 3, decimal code 5 is equivalent to the binary number 101. Therefore bit 2 (code 4) must be addressed and blown, the device power supply cycled, and then bit 0 (code 1) addressed and blown. The order of blowing bits, however, is not important. Blowing bit 0 first, and then bit 2, is acceptable.





Figure 3. Example of code 5 broken into its binary components, equaling code 4 and code 1.

Note: After blowing, the programming is not reversible, even after cycling the supply power. Although a register bit field fuse cannot be reset after it is blown, additional bits within the same register can be blown at any time until the device is locked. For example, if bit 1 (binary 10) has been blown, it is still possible to blow bit 0. The end result would be binary 11 (decimal code 3).

### Locking the Device

After the desired code for each parameter is programmed, the device can be locked to prevent further programming of any parameters. See the Lock Mode section for lock pulse sequence.

### Additional Guidelines

The additional guidelines in this section should be followed to ensure the proper behavior of these devices:

- A 0.1  $\mu$ F blowing capacitor, C<sub>BLOW</sub>, must be mounted between the VOUT pin and the GND pin during programming, to ensure enough current is available to blow fuses.
- The  $C_{BLOW}$  blowing capacitor must be replaced in the final application with a suitable  $C_L$ . (The maximum load capacitance is 10 nF for proper operation.) The power supply used for programming must be capable of delivering at least 26 V and 300 mA. Be careful to observe the  $t_{LOW}$  delay time before powering down the device after blowing each bit.
- The following programming order is recommended:
- 1. Coarse V<sub>OUT(Q)</sub>
- 2. Sens
- 3. V<sub>OUT(Q)</sub>
- LOCK (only after all other parameters have been programmed and validated, because this prevents any further programming of the device)



## **Programming Modes**

#### Hold Mode

Hold mode allows multiple programmable parameters to be tested simultaneously without permanently setting any values. With the 136x programming logic, only two parameters located in different zones can be addressed together. For example, only the sensitivity and fine quiescent voltage offset parameters can be temporarily set and tested simultaneously without permanently setting their values. For unidirectional devices, the unidirectional bit must be permanently blown before using the Hold Mode to temporarily set and test the sensitivity and fine quiescent voltage offset.

Powering the VCC supply automatically causes the device to enter the first zone. Applying a high pulse, mid pulse, high pulse sequence selects the Sensitivity register. The sensitivity can be set to the desired value by applying the appropriate code pulses.

The next high-level pulse transitions the programming logic into the second zone. Applying one mid level pulse causes the logic to enter the Fine Quiescent Voltage Output register, and another high-level pulse causes the logic to enter the Fine Quiescent Voltage Output bit field. The fine quiescent voltage output can be set to the desired level by applying the appropriate number of mid-level pulses to the VOUT pin. (See figure 4.)

The addressed parameter values will be stored in the device logic even after the programming drive voltage is removed from the VOUT pin, allowing the output to be measured at any time during the programming process.



Figure 4. Hold sequence for testing Sens and  $V_{\text{OUT}(\textbf{Q})}$  parameters together.

After addressing and measuring the device output, cycle the supply to reset all of the register values. Registers can be addressed and re-addressed an indefinite number of times. Once the final desired code is found for each register, cycle the supply and blow the bit field using Blow mode.

Note: For accurate time measurements, the blow capacitor,  $C_{BLOW}$ , should be removed during output voltage measurement. Also note that both the Sensitivity and Fine Quiescent Voltage Output registers should not be blown simultaneously. See the Blow Mode section for additional information.

### Try Mode

Try mode allows a single programmable parameter to be tested without permanently setting its value. Try mode is a required step of parameter blowing. (See the Blow Mode section for additional information.) To select a parameter register in the first zone, power the supply and enter the appropriate key-code pulse combination (see figure 5). To select a parameter register in the second zone, power the supply and apply two high voltage pulses, followed by the appropriate key-code pulse combination (see Figure 6). When addressing the bit field, each  $V_{PM}$  pulse increments the value of the parameter register, up to the maximum possible code (see the Programming Logic table). The addressed parameter value is stored in the device even after the programming drive voltage is removed from the VOUT pin, allowing its value to be measured.

Note: For accurate time measurements, the blow capacitor,  $C_{BLOW}$ , should be removed during output voltage measurement. To reset the bit field, and thus the value of the programmable parameter, cycle the VCC supply voltage.



Figure 5. Pulses to enter Try mode, zone 1. Example shown is for addressing the Sensitivity register. After addressing desired code, cycle the supply to reset the bit field or apply a blow pulse to make the parameter value permanent.





Figure 6. Pulses to enter Try mode, zone 2. Example shown is for addressing the Fine Quiescent Voltage Output register. After addressing desired code, cycle the supply to reset the bit field or apply a blow pulse to make the parameter value permanent.

#### **Blow Mode**

After the required value of the programmable parameter is addressed using Try mode, its corresponding code can be blown to make its value permanent. To do this, select the required parameter register and the appropriate code. (See the Fuse Blowing section. Recall that each bit of a desired code must be blown individually before cycling the supply.) If the desired parameter is in the first zone, enter the appropriate key-code combination and then apply two high-level voltage pulses followed by an additional blow pulse. If the desired parameter is in the second zone, enter the appropriate key-code combination and then apply a single blow pulse on the VOUT pin. This is diagrammed as follows:

Zone 1:  $V_{PH} \rightarrow Key \rightarrow V_{PH} \rightarrow Code$  for Single Bit  $\rightarrow V_{PH} \rightarrow V_{PH} \rightarrow V_{PH} \rightarrow V_{PH}$ Zone 2:  $V_{PH} \rightarrow V_{PH} \rightarrow V_{PH} \rightarrow Key \rightarrow V_{PH} \rightarrow Code$  for

Note: During a single blowing sequence, only one programmable parameter in a single zone should be set at a time. After each blow sequence the supply should be cycled before attempting to blow additional bits.

#### Lock Mode

To lock the device, address the LOCK bit and apply a blow pulse with  $C_{BLOW}$  in place. The LOCK bit is located in zone 2, register 2, code 4. After locking the device, no future programming of any parameter is possible.

The lock sequence is:

Single Bit  $\rightarrow V_{PH}$ 

$$\begin{array}{l} V_{PH} \rightarrow V_{PH} \rightarrow V_{PH} \rightarrow V_{PM} \rightarrow V_{PH} \end{array}$$



## **Programming State Machine**

### **Initial State**

After system power-up, the programming logic is reset to a known state. This is referred to as the *Initial* state. All the bit field locations that have intact fuses are set to logic 0. While in the Initial state, any  $V_{PM}$  pulses on the VOUT pin are ignored. To enter the zone 1 Parameter Selection state, apply a single  $V_{PH}$  pulse on VOUT pin. To enter the zone 2 Parameter Selection state, apply a sequence of three  $V_{PH}$  pulses on the VOUT pin.

### **Parameter Selection State**

This state allows the selection of the parameter register containing the bit fields to be programmed. To select a parameter register within the chosen zone, increment through the keys by sending  $V_{PM}$  pulses on the VOUT pin. Register keys select among the following programming parameters in zone 1:

1 pulse - Sens,

and the following programming parameters in zone 2:

1 pulse –  $V_{OUT(Q)}$ 

2 pulses - Coarse V<sub>OUT(O)</sub> and LOCK

To enter the Bit Field Addressing state, send one  $V_{\text{PH}}$  pulse on the VOUT pin.

Note: When parameter selection for zone 1 is bypassed (by sending a second  $V_{PH}$  pulse) no register is selected, and  $V_{PM}$  pulses are ignored until after the  $V_{PH}$  pulse is sent to enter zone 2.

### **Bit Field Addressing State**

This state allows the selection of the individual bit fields to be programmed in the selected parameter register (see the Programming Logic table). To leave this state, either cycle device power or blow the fuses for the selected code.

Note: Merely addressing the bit field does not permanently set the value of the selected programming parameter; fuses must be blown to do so.

### **Fuse Blowing State**

To blow an addressed bit field, apply a  $V_{PH}$  pulse on the VOUT pin. Power to the device should then be cycled before additional programming is attempted.

Note: Each bit representing a decimal code must be blown individually (see the Fuse Blowing section).





| Program | ning Logic Table                  |                                       |                            |                                                                                                        |
|---------|-----------------------------------|---------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------|
| Program | mable Parameter                   | Bit Field                             | Address                    |                                                                                                        |
| Zone    | Register Selection<br>(Key)       | Binary Format (MSB $\rightarrow$ LSB) | Decimal<br>Equivalent Code | Description                                                                                            |
| 1       | Sens                              | 00000000                              | 0                          | Initial value (Sens <sub>init</sub> )                                                                  |
| I       | (1)                               | 11111111                              | 255                        | Maximum value of sensitivity (Sens) in range                                                           |
|         | V <sub>OUT(Q)</sub><br>(1)        | 00000000                              | 0                          | Initial value for selected programming region (V <sub>OUT(Q)init</sub> )                               |
|         |                                   | 11111111                              | 255                        | Maximum value of fine V <sub>OUT(Q)</sub> in range for selected bidirectional or unidirectional device |
| 2       | Coarse V <sub>OUT(Q)</sub><br>(2) | 0000001                               | 1                          | Switch from default bidirectional ( $V_{OUT(Q)BI}$ ) device to ( $V_{OUT(Q)UNI}$ ) device              |
|         | LOCK<br>(2)                       | 00000100                              | 4                          | LOCK bit, enables permanent locking of all programming bit fields in the device                        |



## Constructing a Current Sensor Using the A136x

To construct a current sensor using the A136x, first consider a current carrying wire that we want to observe. As dictated by Ampere's Law, a magnetic field is produced around the wire that is proportional to the amount of current flowing through the wire. By passing this wire through a soft magnetic core, the magnetic flux produced by the wire can be concentrated and directed through a gap in the core. The magnetic flux density can be measured by inserting the A136x SIP into the gap in the core. As a result, the output of the A136x device will be proportional to the amount of current flowing through the wire.

The example feedthrough current sensing setup shown below (figure 7) has a core made of "mu metal" that is 2 mm thick and 4 mm wide. The inner radius of the core is 14.5 mm and the outer radius is 18.5 mm. The wire going through the center

of the core has a radius of 9 mm. Using this setup with a gap of 1.7 mm, a field strength results that is on the order of 7 G/A at the Hall element in the A136x.

The recommended core material for construction of the concentrator depends on the specific application. If high flux saturation is desired, then an alloy such as HyPerm49 is recommended. For lower-current level sensing applications, a material such as HyMu80 may be desired. (HyMu80 has lower magnetic flux saturation than HyPerm49, therefore more HyMu80 material is required to carry the same amount of flux compared to Hyperm49.) If frequency response is a concern, then eddy currents can be reduced by either laminating the HyPerm49 or HyMu80 alloys, or by using a ferrite core.



Figure 7. The example current sensor setup used to generate the data in this section was constructed with a split-ring concentrator and an A136x device. A copper wire was fed through the concentrator, and the A136x placed in its gap. This approximates a typical ammeter application on a thick wire, such as shown in the left view. Note that such applications usually have a protective housing, which should be taken into consideration when designing the final application. The housing is beyond the scope of this example.





Figure 8. The flux density per ampere measured by the A136x Hall sensor IC is related to the core gap, as shown. This figure assumes that the current sensing application is constructed using the example setup.

The flux density measured by the A136x SIP is related to the size of the gap cut into the core. The larger the gap in the core, the smaller the flux density per ampere of applied current (see figure 8).

Figure 9 depicts the magnetic flux density through the center of the SIP as a function of SIP to core alignment. Note that a core with a larger cross-sectional area would reduce the attenuation in flux density that results from any SIP misalignment. The flat portion of the curve in figure 9 would span a larger distance in millimeters if the cross-sectional area of the core were increased.



Figure 9. Side view of example current-conducting wire and split ring concentrator (left), and magnetic profile (right) through the midplane of the gap in the split ring concentrator. The flux denisty through the center of the gap varies between the inside and the outside of the gap.



## Improving Sensing System Accuracy Using the FILTER Pin

In low-frequency sensing applications, it is often advantageous to add a simple RC filter to the output of the sensor IC. Such a low-pass filter improves the signal-to-noise ratio, and therefore the resolution, of the device output signal. However, the addition of an RC filter to the output of a sensor IC can result in undesirable device output attenuation — even for DC signals.

Signal attenuation,  $\Delta V_{ATT}$ , is a result of the resistive divider effect between the resistance of the external filter,  $R_{EXT}$  (see figure 10), and the input impedance and resistance of the customer interface circuit,  $R_{INTFC}$ . The transfer function of this resistive divider is given by:

$$\Delta V_{\text{ATT}} = V_{\text{OUT}} \left( \frac{R_{\text{INTFC}}}{R_{\text{EXT}} + R_{\text{INTFC}}} \right) \quad . \tag{16}$$

Even if  $R_{EXT}$  and  $R_{INTFC}$  are designed to match, the two individual resistance values will most likely drift by different amounts

Figure 10. When a low pass filter is constructed externally

to a standard Hall effect device, a resistive divider may

load resistance,  $\mathsf{R}_{\mathsf{INTFC}}.$  This resistive divider (shaded

area) will cause excessive attenuation, as given by the

transfer function shown in equation 16.

exist between the filter resistor,  $R_{EXT}$  and the application

over temperature. Therefore, signal attenuation will vary as a function of temperature. Note that the input impedance,  $R_{INTFC}$ , of commonly available analog-to-digital converters (ADC) can be as low as 10 k $\Omega$ .

The A136*x* contains an internal resistor with buffer amplifier that can be connected via the FILTER pin to the PCB. With this circuit architecture, users can implement a simple RC filter via the addition of a capacitor,  $C_{FILTER}$  (see figure 11) from the FILTER pin to ground. The buffer amplifier inside of the A136*x* (located after the internal resistor and FILTER pin connection) eliminates the attenuation caused by the resistive divider effect described in equation 16. Therefore, the A136*x* device is ideal for use in high-accuracy applications that require a large signal-to-noise ratio and cannot afford the signal attenuation associated with the use of an external RC low-pass filter.





Figure 11. The FILTER pin provided on the A136x device allows separate control of SNR, avoiding the attenuation effects from the standard resistor divider solution, shown in figure 10.



Package KT, 4-Pin SIP



Copyright ©2008-2009, Allegro MicroSystems, Inc.

The products described herein are manufactured under one or more of the following U.S. patents: 5,045,920; 5,264,783; 5,442,283; 5,389,889; 5,581,179; 5,517,112; 5,619,137; 5,621,319; 5,650,719; 5,686,894; 5,694,038; 5,729,130; 5,917,320; and other patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website: www.allegromicro.com

